-
Notifications
You must be signed in to change notification settings - Fork 1
/
cl_ocl_slv.sv
376 lines (313 loc) · 10.5 KB
/
cl_ocl_slv.sv
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
// Amazon FPGA Hardware Development Kit
//
// Copyright 2016 Amazon.com, Inc. or its affiliates. All Rights Reserved.
//
// Licensed under the Amazon Software License (the "License"). You may not use
// this file except in compliance with the License. A copy of the License is
// located at
//
// http://aws.amazon.com/asl/
//
// or in the "license" file accompanying this file. This file is distributed on
// an "AS IS" BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, express or
// implied. See the License for the specific language governing permissions and
// limitations under the License.
module cl_ocl_slv (
input clk,
input sync_rst_n,
input sh_cl_flr_assert_q,
axi_bus_t.master sh_ocl_bus,
cfg_bus_t.slave pcim_tst_cfg_bus,
cfg_bus_t.slave ddra_tst_cfg_bus,
cfg_bus_t.slave ddrb_tst_cfg_bus,
cfg_bus_t.slave ddrc_tst_cfg_bus,
cfg_bus_t.slave ddrd_tst_cfg_bus,
cfg_bus_t.slave axi_mstr_cfg_bus,
cfg_bus_t.slave int_tst_cfg_bus
);
axi_bus_t sh_ocl_bus_q();
//---------------------------------
// flop the input OCL bus
//---------------------------------
axi_register_slice_light AXIL_OCL_REG_SLC (
.aclk (clk),
.aresetn (sync_rst_n),
.s_axi_awaddr (sh_ocl_bus.awaddr[31:0]),
.s_axi_awvalid (sh_ocl_bus.awvalid),
.s_axi_awready (sh_ocl_bus.awready),
.s_axi_wdata (sh_ocl_bus.wdata[31:0]),
.s_axi_wstrb (sh_ocl_bus.wstrb[3:0]),
.s_axi_wvalid (sh_ocl_bus.wvalid),
.s_axi_wready (sh_ocl_bus.wready),
.s_axi_bresp (sh_ocl_bus.bresp),
.s_axi_bvalid (sh_ocl_bus.bvalid),
.s_axi_bready (sh_ocl_bus.bready),
.s_axi_araddr (sh_ocl_bus.araddr[31:0]),
.s_axi_arvalid (sh_ocl_bus.arvalid),
.s_axi_arready (sh_ocl_bus.arready),
.s_axi_rdata (sh_ocl_bus.rdata[31:0]),
.s_axi_rresp (sh_ocl_bus.rresp),
.s_axi_rvalid (sh_ocl_bus.rvalid),
.s_axi_rready (sh_ocl_bus.rready),
.m_axi_awaddr (sh_ocl_bus_q.awaddr[31:0]),
.m_axi_awvalid (sh_ocl_bus_q.awvalid),
.m_axi_awready (sh_ocl_bus_q.awready),
.m_axi_wdata (sh_ocl_bus_q.wdata[31:0]),
.m_axi_wstrb (sh_ocl_bus_q.wstrb[3:0]),
.m_axi_wvalid (sh_ocl_bus_q.wvalid),
.m_axi_wready (sh_ocl_bus_q.wready),
.m_axi_bresp (sh_ocl_bus_q.bresp),
.m_axi_bvalid (sh_ocl_bus_q.bvalid),
.m_axi_bready (sh_ocl_bus_q.bready),
.m_axi_araddr (sh_ocl_bus_q.araddr[31:0]),
.m_axi_arvalid (sh_ocl_bus_q.arvalid),
.m_axi_arready (sh_ocl_bus_q.arready),
.m_axi_rdata (sh_ocl_bus_q.rdata[31:0]),
.m_axi_rresp (sh_ocl_bus_q.rresp),
.m_axi_rvalid (sh_ocl_bus_q.rvalid),
.m_axi_rready (sh_ocl_bus_q.rready)
);
//-------------------------------------------------
// Slave state machine (accesses from PCIe on BAR0 for CL registers)
//-------------------------------------------------
parameter NUM_TST = (1 + 4 + 4 + 4 + 1 + 2);
typedef enum logic[2:0] {
SLV_IDLE = 0,
SLV_WR_ADDR = 1,
SLV_CYC = 2,
SLV_RESP = 3
} slv_state_t;
slv_state_t slv_state, slv_state_nxt;
logic slv_arb_wr; //Arbitration winner (write/read)
logic slv_cyc_wr; //Cycle is write
logic[31:0] slv_mx_addr; //Mux address
logic slv_mx_rsp_ready; //Mux the response ready
logic slv_wr_req; //Write request
logic slv_rd_req; //Read request
logic slv_cyc_done; //Cycle is done
logic[31:0] slv_rdata; //Latch rdata
logic[17:0] slv_sel; //Slave select
logic[31:0] slv_tst_addr[NUM_TST-1:0];
logic[31:0] slv_tst_wdata[NUM_TST-1:0];
logic[NUM_TST-1:0] slv_tst_wr;
logic[NUM_TST-1:0] slv_tst_rd;
logic slv_mx_req_valid;
logic[NUM_TST-1:0] tst_slv_ack;
logic[31:0] tst_slv_rdata [NUM_TST-1:0];
logic slv_did_req; //Once cycle request, latch that did the request
//Write request valid when both address is valid
assign slv_wr_req = sh_ocl_bus_q.awvalid;
assign slv_rd_req = sh_ocl_bus_q.arvalid;
assign slv_mx_rsp_ready = (slv_cyc_wr)? sh_ocl_bus_q.bready: sh_ocl_bus_q.rready;
assign slv_mx_req_valid = (slv_cyc_wr)? sh_ocl_bus_q.wvalid: 1'b1;
//Fixed write hi-pri
assign slv_arb_wr = slv_wr_req;
logic [63:0] slv_req_rd_addr;
logic [63:0] slv_req_wr_addr;
logic [5:0] slv_req_rd_id;
logic [5:0] slv_req_wr_id;
always_ff @(negedge sync_rst_n or posedge clk)
if (!sync_rst_n)
begin
{slv_req_rd_addr, slv_req_wr_addr} <= 128'd0;
{slv_req_rd_id, slv_req_wr_id} <= 0;
end
else if ((slv_state == SLV_IDLE) && sh_ocl_bus_q.awvalid)
begin
slv_req_wr_addr[31:0] <= sh_ocl_bus_q.awaddr[31:0];
slv_req_wr_id <= 0;
end
else if ((slv_state == SLV_IDLE) && sh_ocl_bus_q.arvalid)
begin
slv_req_rd_addr[31:0] <= sh_ocl_bus_q.araddr[31:0];
slv_req_rd_id <= 0;
end
//Mux address
assign slv_mx_addr = (slv_cyc_wr)? slv_req_wr_addr : slv_req_rd_addr;
//Slave select (256B per slave)
assign slv_sel = slv_mx_addr[24:8];
//Latch the winner
always_ff @(negedge sync_rst_n or posedge clk)
if (!sync_rst_n)
slv_cyc_wr <= 0;
else if (slv_state==SLV_IDLE)
slv_cyc_wr <= slv_arb_wr;
//State machine
always_comb
begin
slv_state_nxt = slv_state;
if (sh_cl_flr_assert_q)
slv_state_nxt = SLV_IDLE;
else
begin
case (slv_state)
SLV_IDLE:
begin
if (slv_wr_req)
slv_state_nxt = SLV_WR_ADDR;
else if (slv_rd_req)
slv_state_nxt = SLV_CYC;
else
slv_state_nxt = SLV_IDLE;
end
SLV_WR_ADDR:
begin
slv_state_nxt = SLV_CYC;
end
SLV_CYC:
begin
if (slv_cyc_done)
slv_state_nxt = SLV_RESP;
else
slv_state_nxt = SLV_CYC;
end
SLV_RESP:
begin
if (slv_mx_rsp_ready)
slv_state_nxt = SLV_IDLE;
else
slv_state_nxt = SLV_RESP;
end
endcase
end
end
//State machine flops
always_ff @(negedge sync_rst_n or posedge clk)
if (!sync_rst_n)
slv_state <= SLV_IDLE;
else
slv_state <= slv_state_nxt;
//Cycle to TST blocks -- Repliacte for timing
always_ff @(negedge sync_rst_n or posedge clk)
if (!sync_rst_n)
begin
slv_tst_addr <= '{default:'0};
slv_tst_wdata <= '{default:'0};
end
else
begin
for (int i=0; i<NUM_TST; i++)
begin
slv_tst_addr[i] <= slv_mx_addr;
slv_tst_wdata[i] <= sh_ocl_bus_q.wdata;
end
end
//Test are 1 clock pulses (because want to support clock crossing)
always_ff @(negedge sync_rst_n or posedge clk)
if (!sync_rst_n)
begin
slv_did_req <= 0;
end
else if (slv_state==SLV_IDLE)
begin
slv_did_req <= 0;
end
else if (|slv_tst_wr || |slv_tst_rd)
begin
slv_did_req <= 1;
end
//Flop this for timing
always_ff @(negedge sync_rst_n or posedge clk)
if (!sync_rst_n)
begin
slv_tst_wr <= 0;
slv_tst_rd <= 0;
end
else
begin
slv_tst_wr <= (slv_sel<NUM_TST) ? ((slv_state==SLV_CYC) & slv_mx_req_valid & slv_cyc_wr & !slv_did_req) << slv_sel
: 0;
slv_tst_rd <= (slv_sel<NUM_TST) ? ((slv_state==SLV_CYC) & slv_mx_req_valid & !slv_cyc_wr & !slv_did_req) << slv_sel
: 0;
end
assign slv_cyc_done = (slv_sel<NUM_TST) ? tst_slv_ack[slv_sel] : 1'b1;
//Latch the return data
always_ff @(negedge sync_rst_n or posedge clk)
if (!sync_rst_n)
slv_rdata <= 0;
else if (slv_cyc_done)
slv_rdata <= (slv_sel<NUM_TST) ? tst_slv_rdata[slv_sel] : 32'hdead_beef;
//Ready back to AXI for request
always_ff @(negedge sync_rst_n or posedge clk)
if (!sync_rst_n)
begin
sh_ocl_bus_q.awready <= 0;
sh_ocl_bus_q.wready <= 0;
sh_ocl_bus_q.arready <= 0;
end
else
begin
sh_ocl_bus_q.awready <= (slv_state_nxt==SLV_WR_ADDR);
sh_ocl_bus_q.wready <= ((slv_state==SLV_CYC) && (slv_state_nxt!=SLV_CYC)) && slv_cyc_wr;
sh_ocl_bus_q.arready <= ((slv_state==SLV_CYC) && (slv_state_nxt!=SLV_CYC)) && ~slv_cyc_wr;
end
//Response back to AXI
assign sh_ocl_bus_q.bid = slv_req_wr_id;
assign sh_ocl_bus_q.bresp = 0;
assign sh_ocl_bus_q.bvalid = (slv_state==SLV_RESP) && slv_cyc_wr;
assign sh_ocl_bus_q.rid = slv_req_rd_id;
assign sh_ocl_bus_q.rdata = slv_rdata;
assign sh_ocl_bus_q.rresp = 2'b00;
assign sh_ocl_bus_q.rvalid = (slv_state==SLV_RESP) && !slv_cyc_wr;
//assign individual cfg bus
assign pcim_tst_cfg_bus.addr = slv_tst_addr[0];
assign pcim_tst_cfg_bus.wdata = slv_tst_wdata[0];
assign pcim_tst_cfg_bus.wr = slv_tst_wr[0];
assign pcim_tst_cfg_bus.rd = slv_tst_rd[0];
assign ddra_tst_cfg_bus.addr = slv_tst_addr[1];
assign ddra_tst_cfg_bus.wdata = slv_tst_wdata[1];
assign ddra_tst_cfg_bus.wr = slv_tst_wr[1];
assign ddra_tst_cfg_bus.rd = slv_tst_rd[1];
assign ddrb_tst_cfg_bus.addr = slv_tst_addr[2];
assign ddrb_tst_cfg_bus.wdata = slv_tst_wdata[2];
assign ddrb_tst_cfg_bus.wr = slv_tst_wr[2];
assign ddrb_tst_cfg_bus.rd = slv_tst_rd[2];
assign ddrc_tst_cfg_bus.addr = slv_tst_addr[3];
assign ddrc_tst_cfg_bus.wdata = slv_tst_wdata[3];
assign ddrc_tst_cfg_bus.wr = slv_tst_wr[3];
assign ddrc_tst_cfg_bus.rd = slv_tst_rd[3];
assign ddrd_tst_cfg_bus.addr = slv_tst_addr[4];
assign ddrd_tst_cfg_bus.wdata = slv_tst_wdata[4];
assign ddrd_tst_cfg_bus.wr = slv_tst_wr[4];
assign ddrd_tst_cfg_bus.rd = slv_tst_rd[4];
assign axi_mstr_cfg_bus.addr = slv_tst_addr[5];
assign axi_mstr_cfg_bus.wdata = slv_tst_wdata[5];
assign axi_mstr_cfg_bus.wr = slv_tst_wr[5];
assign axi_mstr_cfg_bus.rd = slv_tst_rd[5];
assign int_tst_cfg_bus.addr = slv_tst_addr[13];
assign int_tst_cfg_bus.wdata = slv_tst_wdata[13];
assign int_tst_cfg_bus.wr = slv_tst_wr[13];
assign int_tst_cfg_bus.rd = slv_tst_rd[13];
//respond back with deadbeef for addresses not implemented
always_comb begin
//for pcim
tst_slv_ack[0] = pcim_tst_cfg_bus.ack;
tst_slv_rdata[0] = pcim_tst_cfg_bus.rdata;
//for DDRA
tst_slv_ack[1] = ddra_tst_cfg_bus.ack;
tst_slv_rdata[1] = ddra_tst_cfg_bus.rdata;
//for DDRB
tst_slv_ack[2] = ddrb_tst_cfg_bus.ack;
tst_slv_rdata[2] = ddrb_tst_cfg_bus.rdata;
//for DDRC
tst_slv_ack[3] = ddrc_tst_cfg_bus.ack;
tst_slv_rdata[3] = ddrc_tst_cfg_bus.rdata;
//for DDRD
tst_slv_ack[4] = ddrd_tst_cfg_bus.ack;
tst_slv_rdata[4] = ddrd_tst_cfg_bus.rdata;
//for AXI Master
tst_slv_ack[5] = axi_mstr_cfg_bus.ack;
tst_slv_rdata[5] = axi_mstr_cfg_bus.rdata;
//for int ATG
tst_slv_ack[13] = int_tst_cfg_bus.ack;
tst_slv_rdata[13] = int_tst_cfg_bus.rdata;
for(int i=6; i<13; i++) begin
tst_slv_ack[i] = 1'b1;
tst_slv_rdata[i] = 32'hdead_beef;
end
for(int i=14; i<16; i++) begin
tst_slv_ack[i] = 1'b1;
tst_slv_rdata[i] = 32'hdead_beef;
end
end
endmodule