forked from chipsalliance/verible
-
Notifications
You must be signed in to change notification settings - Fork 0
/
verilog_tree_print.h
46 lines (35 loc) · 1.55 KB
/
verilog_tree_print.h
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
// Copyright 2017-2020 The Verible Authors.
//
// Licensed under the Apache License, Version 2.0 (the "License");
// you may not use this file except in compliance with the License.
// You may obtain a copy of the License at
//
// http://www.apache.org/licenses/LICENSE-2.0
//
// Unless required by applicable law or agreed to in writing, software
// distributed under the License is distributed on an "AS IS" BASIS,
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
// See the License for the specific language governing permissions and
// limitations under the License.
// VerilogPrettyPrinter is a specialized printer for Verilog syntax trees.
#ifndef VERIBLE_VERILOG_CST_VERILOG_TREE_PRINT_H_
#define VERIBLE_VERILOG_CST_VERILOG_TREE_PRINT_H_
#include <iosfwd>
#include "common/text/concrete_syntax_leaf.h"
#include "common/text/concrete_syntax_tree.h"
#include "common/text/symbol.h"
#include "common/text/tree_utils.h"
namespace verilog {
class VerilogPrettyPrinter : public verible::PrettyPrinter {
public:
explicit VerilogPrettyPrinter(std::ostream* output_stream,
absl::string_view base);
void Visit(const verible::SyntaxTreeLeaf&) final;
void Visit(const verible::SyntaxTreeNode&) final;
// void Visit(verible::SyntaxTreeNode*) final;
};
// Prints tree contained at root to stream
void PrettyPrintVerilogTree(const verible::Symbol& root, absl::string_view base,
std::ostream* stream);
} // namespace verilog
#endif // VERIBLE_VERILOG_CST_VERILOG_TREE_PRINT_H_